Детальная информация

Название: Timing performance of nanometer digital circuits under process variations
Авторы: Champac Victor; Gervacio Jose Garcia
Выходные сведения: Cham, Switzerland: Springer, 2018
Коллекция: Электронные книги зарубежных издательств; Общая коллекция
Тематика: Радиосхемы; Наноструктурные материалы; Микроэлектронные схемы интегральные
УДК: 621.396.6.061; 620.22-022.53; 621.3.049.77
Тип документа: Другой
Тип файла: Другой
Язык: Английский
Права доступа: Доступ по паролю из сети Интернет (чтение, печать)
Ключ записи: RU\SPSTU\edoc\60207

Разрешенные действия: Посмотреть

Аннотация

This book discusses the digital design of integrated circuits under process variations, with a focus on design-time solutions. The authors describe a step-by-step methodology, going from logic gates to logic paths to the circuit level. Topics are presented in comprehensively, without overwhelming use of analytical formulations. Emphasis is placed on providing digital designers with understanding of the sources of process variations, their impact on circuit performance and tools for improving their designs to comply with product specifications. Various circuit-level “design hints” are highlighted, so that readers can use then to improve their designs. A special treatment is devoted to unique design issues and the impact of process variations on the performance of FinFET based circuits. This book enables readers to make optimal decisions at design time, toward more efficient circuits, with better yield and higher reliability.

Статистика использования

stat Количество обращений: 10
За последние 30 дней: 1
Подробная статистика